## Laboratory 3 (100 Points)

### Assignment 1 (20 Points)

Design a logic diagram and write a Verilog program to implement 4-bit ripple carry adder.

1. Design a logic diagram for a full adder.



- a. Create a new project named Adder.
- b. Add a new block diagram file (schematic file) named **full** adder.bdf into the project.



- 2. Create a symbol for the block diagram full adder.
  - Make sure that the diagram **full\_adder** is currently open. Select







- 3. Design a block diagram of 4-bit ripple carry adder named **ripple\_carry\_adder\_4.bdf** using **full\_adder** circuit created in the previous step.
- Insert **full\_adder** symbol:



- Design the 4-bit ripple carry adder block diagram



- Compile the design
- 4. Simulate the 4-bit ripple carry adder using waveform editor tool Test the adder with some input values.



5. Write a program in Verilog to implement 4-bit ripple carry adder:



## **☐ FIGURE 3-42**

Logic Diagram of Full Adder



☐ **FIGURE 3-43** 4-Bit Ripple Carry Adder

# Simulate the 4-bit ripple carry adder using waveform editor tool Test the adder with some input values.







### Assignment 2 (20 Points)

Design a logic diagram and write a Verilog program to implement 4-bit adder-subtractor.

### Assignment 3 (Problem 3.3) (20 Points)

Design a Gray code—to—BCD code converter that gives output code 1111 for all invalid input combinations. Assume that the Gray code sequence for decimal numbers 0 through 9 is 0000, 0001, 0011, 0010, 0111, 0101, 0100, 1100, and 1101. All other input combinations should be considered to be invalid.

#### a. Truth table

| Decimal | Gray Code (Input) |   |   |   | BCD (Output) |   |   |   |
|---------|-------------------|---|---|---|--------------|---|---|---|
|         | Α                 | В | С | D | Х            | Υ | Z | W |
| 0       | 0                 | 0 | 0 | 0 | 0            | 0 | 0 | 0 |
| 1       | 0                 | 0 | 0 | 1 | 0            | 0 | 0 | 1 |
| 3       | 0                 | 0 | 1 | 0 | 0            | 0 | 1 | 1 |
| 2       | 0                 | 0 | 1 | 1 | 0            | 0 | 1 | 0 |
| 7       | 0                 | 1 | 0 | 0 | 0            | 1 | 1 | 1 |
| 6       | 0                 | 1 | 0 | 1 | 0            | 1 | 1 | 0 |
| 4       | 0                 | 1 | 1 | 0 | 0            | 1 | 0 | 0 |
| 5       | 0                 | 1 | 1 | 1 | 0            | 1 | 0 | 1 |
| Invalid | 1                 | 0 | 0 | 0 | 1            | 1 | 1 | 1 |
| Invalid | 1                 | 0 | 0 | 1 | 1            | 1 | 1 | 1 |
| Invalid | 1                 | 0 | 1 | 0 | 1            | 1 | 1 | 1 |
| Invalid | 1                 | 0 | 1 | 1 | 1            | 1 | 1 | 1 |
| 8       | 1                 | 1 | 0 | 0 | 1            | 0 | 0 | 0 |
| 9       | 1                 | 1 | 0 | 1 | 1            | 0 | 0 | 1 |
| Invalid | 1                 | 1 | 1 | 0 | 1            | 1 | 1 | 1 |
| Invalid | 1                 | 1 | 1 | 1 | 1            | 1 | 1 | 1 |

#### Assignment 4 (Problem 3.7) (20 Points)

Modified version

A traffic light control at a simple intersection uses a binary counter to produce the following sequence of combinations on lines A, B, C, and D: 0000, 0001, 0010, 0011, 0100, 0101, 0110, 0111, 1000, 1001, 1010, 1011, 1100, 1101, 1111. After 1111, the sequence repeats, beginning again with 0000, forever. Each combination is present for 5 seconds before the next one appears. These lines drive combinational logic with outputs to lamps RNS (red—north/south), YNS (yellow—north/south), GNS (green—north/south), REW (red—east/west), YEW (yellow—east/west), and GEW (green—east/west). The lamp controlled by each output is ON for a 1 applied and OFF for a 0 applied. For a given direction, assume that green is on for 30 seconds, yellow for 5 seconds, and red for 45 seconds. (The red intervals overlap for 5 seconds.) Divide the 80 seconds available for the cycle through the 16 combinations into 16 intervals and determine which lamps should be lit in each interval based on expected driver behavior.

Assume that, for interval 0001, a change has just occurred and that RNS = 1, GEW = 1, and all other outputs are 0 (this means that the lamp EW begins GREEN for 30 seconds, the lamp NS is RED). Design the logic to produce the six outputs using AND, OR gates and inverters.

a. Truth table (modified version – yellow-highlighted text)

| Inputs |   |   |   | Outputs |     |     |     |     |     |  |
|--------|---|---|---|---------|-----|-----|-----|-----|-----|--|
| Α      | В | С | D | RNS     | YNS | GNS | REW | YEW | GEW |  |
| 0      | 0 | 0 | 0 | 1       | 0   | 0   | 1   | 0   | 0   |  |
| 0      | 0 | 0 | 1 | 1       | 0   | 0   | 0   | 0   | 1   |  |
| 0      | 0 | 1 | 0 | 1       | 0   | 0   | 0   | 0   | 1   |  |
| 0      | 0 | 1 | 1 | 1       | 0   | 0   | 0   | 0   | 1   |  |
| 0      | 1 | 0 | 0 | 1       | 0   | 0   | 0   | 0   | 1   |  |
| 0      | 1 | 0 | 1 | 1       | 0   | 0   | 0   | 0   | 1   |  |
| 0      | 1 | 1 | 0 | 1       | 0   | 0   | 0   | 0   | 1   |  |
| 0      | 1 | 1 | 1 | 1       | 0   | 0   | 0   | 1   | 0   |  |
| 1      | 0 | 0 | 0 | 1       | 0   | 0   | 1   | 0   | 0   |  |
| 1      | 0 | 0 | 1 | 0       | 0   | 1   | 1   | 0   | 0   |  |
| 1      | 0 | 1 | 0 | 0       | 0   | 1   | 1   | 0   | 0   |  |
| 1      | 0 | 1 | 1 | 0       | 0   | 1   | 1   | 0   | 0   |  |
| 1      | 1 | 0 | 0 | 0       | 0   | 1   | 1   | 0   | 0   |  |
| 1      | 1 | 0 | 1 | 0       | 0   | 1   | 1   | 0   | 0   |  |
| 1      | 1 | 1 | 0 | 0       | 0   | 1   | 1   | 0   | 0   |  |
| 1      | 1 | 1 | 1 | 0       | 1   | 0   | 1   | 0   | 0   |  |

## Assignment 5 (Problem 3.8) (20 Points)

Design a combinational circuit that accepts a 3-bit number and generates a 6-bit binary number output equal to the square of the input

#### a. Truth table

| Inputs |   |   | Output | ts |    |    |    |    |
|--------|---|---|--------|----|----|----|----|----|
| Α      | В | С | Y5     | Y4 | Y3 | Y2 | Y1 | Y0 |
| 0      | 0 | 0 | 0      | 0  | 0  | 0  | 0  | 0  |
| 0      | 0 | 1 | 0      | 0  | 0  | 0  | 0  | 1  |
| 0      | 1 | 0 | 0      | 0  | 0  | 1  | 0  | 0  |
| 0      | 1 | 1 | 0      | 0  | 1  | 0  | 0  | 1  |
| 1      | 0 | 0 | 0      | 1  | 0  | 0  | 0  | 0  |
| 1      | 0 | 1 | 0      | 1  | 1  | 0  | 0  | 1  |
| 1      | 1 | 0 | 1      | 0  | 0  | 1  | 0  | 0  |
| 1      | 1 | 1 | 1      | 1  | 0  | 0  | 0  | 1  |